Summary in Graph

## Exam Summary (GO Classes CS Test Series 2025 | Digital Logic | Subject Wise Test 1)

| Qs. Attempted:      | 0 + 0 | Correct Marks:   | 0 + 0 |  |
|---------------------|-------|------------------|-------|--|
| Correct Attempts:   | 0     | Penalty Marks:   | 0     |  |
| Incorrect Attempts: | 0     | Resultant Marks: | 0     |  |

| Total Questions: | <b>30</b><br>10 + 20 |
|------------------|----------------------|
| Total Marks:     | <b>50</b> 10 + 40    |
| Exam Duration:   | 90 Minutes           |
| Time Taken:      | 0 Minutes            |

EXAM RESPONSE EXAM STATS FEEDBACK

## **Technical**

Q #1 Multiple Choice Type Award: 1 Penalty: 0.33 Digital Logic

Match the logic gates in Column A with their equivalents in Column B.

Column A Column B

2. 🕽

S. **1**A. P-2, Q-4, R-1, S-3

B. P-4, Q-2, R-1, S-3 C. P-2, Q-4, R-3. S-1 D. P-4, Q-2, R-3, S-1

Your Answer: Correct Answer: D Not Attempted Time taken: 00min 00sec Discuss

1/12



Consider the following logic circuit:



The number of input combinations (A, B, C) for which the output F becomes 1 is ?



## A decoder may be described as

- A. Multiple-input single-output logic circuit which converts coded inputs into a coded output where the input and output codes are different.
- B. Single-input single-output logic circuit which converts the coded input into a coded output where the input and output codes are different.
- C. Multiple-input multiple-output logic circuit which converts coded inputs into coded outputs where the input and output codes are different.
- D. Single-input multiple-output logic circuit which converts the coded input into coded outputs where the input and output codes are different.



A bulb in a staircase has two switches, one switch being at the ground floor and the other one at the first floor. The bulb can be turned ON and also can be turned OFF by any one of the switches irrespective of the state of the other switch. The logic of switching of the bulb resembles.

- A. an AND gate
- B. an OR gate
- C. an XOR gate
- D. a NAND gate

**Multiple Choice Type** 

Award: 1



**Digital Logic** 

X=01110 and Y=11001 are two 5-bit binary numbers represented in two's complement format. The sum of X and Y represented in two's complement format using 6 bits is

Penalty: 0.33

- A. 100111
- B. 001000
- C.000111

https://gateoverflow.in/quiz/results.php

**Not Attempted** Your Answer: **Correct Answer: C** Time taken: 00min 00sec Discuss

Q #6 Penalty: 0.33 **Digital Logic Multiple Choice Type** Award: 1

The Boolean expression  $Y=\overline{A}\ \overline{B}\ \overline{C}\ D+\overline{A}\ B\ C\ \overline{D}+A\ \overline{B}\ \overline{C}\ D+A\ B\ \overline{C}\ \overline{D}$  can be minimized to

A. 
$$Y = \overline{A} \ \overline{B} \ \overline{C} \ D + \overline{A} \ B \ \overline{C} + A \ \overline{C} \ D$$

$$B. Y = \overline{A} \overline{B} \overline{C} D + B C \overline{D} + A \overline{B} \overline{C} D$$

$$C. Y = \overline{A} B C \overline{D} + \overline{B} \overline{C} D + A \overline{B} \overline{C} D$$

$$\mathsf{D}.\,Y = \overline{\mathsf{A}}\;\mathsf{B}\;\mathsf{C}\;\overline{\mathsf{D}} + \overline{\mathsf{B}}\;\overline{\mathsf{C}}\;\;\mathsf{D} + \mathsf{A}\;\mathsf{B}\;\overline{\mathsf{C}}\;\overline{\mathsf{D}}$$

**Not Attempted** Time taken: 00min 00sec Discuss **Your Answer:** Correct Answer: D

Penalty: 0.33 **Multiple Choice Type** Award: 1 **Digital Logic** 

In the following circuit, X is given by



$$A.~X = A~\overline{B}~\overline{C} + \overline{A}~B~\overline{C} + \overline{A}~\overline{B}~C + A~B~C$$

$$B. X = \overline{A} B C + A \overline{B} C + A B \overline{C} + \overline{A} \overline{B} \overline{C}$$

$$C. X = A B + B C + A C$$

D. 
$$X = \overline{A} \overline{B} + \overline{B} \overline{C} + \overline{A} \overline{C}$$

**Correct Answer: A Not Attempted** Time taken: 00min 00sec Discuss **Your Answer:** 

**Multiple Choice Type** Award: 1 Penalty: 0.33 **Digital Logic** 

Two D Flip flops are connected as a synchronous counter that goes through following sequence

00 
ightarrow 01 
ightarrow 11 
ightarrow 10 
ightarrow 00

Inputs  $D_0$  and  $D_1$  should be connected as?(Flip flop  $D_1$  provides the MSB)



A.  $\overline{\overline{Q}}_1$  and  $Q_0$  B.  $\overline{Q}_0$  and  $Q_1$ 

- C.  $\overline{\mathrm{Q}}_{1}\mathrm{Q}_{0}$  and  $\overline{\mathrm{Q}}_{0}\mathrm{Q}_{1}$
- D.  $\overline{Q}_0\overline{Q}_1$  and  $Q_0Q_1$

Your Answer: **Correct Answer: A Not Attempted** Time taken: 00min 00sec Discuss



Consider the 2-bit multiplexer (MUX) shown in the figure. For OUTPUT to be the XOR of C and D, the values for  $A_0, A_1, A_2,$  and  $A_3$  are \_\_\_\_\_\_



A. 
$$A_0=0, A_1=0, A_2=1, A_3=1$$

B. 
$$A_0 = 1, A_1 = 0, A_2 = 1, A_3 = 0$$

C. 
$$A_0 = 0, A_1 = 1, A_2 = 1, A_3 = 0$$

D. 
$$A_0=1, A_1=1, A_2=0, A_3=0$$

Your Answer: **Correct Answer: C Not Attempted** Time taken: 00min 00sec Discuss

**Multiple Choice Type** Award: 1 Penalty: 0.33 **Digital Logic** 

What is the minimum (most negative) value of a 32-bit two's complement integer?

- $\mathsf{A.}-2^{32}$
- $\begin{array}{l} {\sf B.} -2^{32} + 1 \\ {\sf C.} -2^{31} \end{array}$
- ${\rm D.} -2^{31} + 1$

**Correct Answer: C Not Attempted** Time taken: 00min 00sec Discuss **Your Answer:** 

Q #11 Multiple Choice Type Award: 2 Penalty: 0.67 Digital Logic

Consider the Boolean function  $F(w,x,y,z)=wy+xy+\overline{w}\;xyz+\overline{w}\;\overline{x}\;y+xz+\overline{x}\;\overline{y}\;\overline{z}.$  Which one of the following is the complete set of essential prime implicants?

- A.  $w, y, xz, \overline{x} \overline{z}$
- B. w, y, xz
- C.  $y, \overline{x} \ \overline{y} \ \overline{z}$
- D.  $y, xz, \overline{x} \overline{z}$

**Correct Answer: D** Time taken: 00min 00sec **Your Answer: Not Attempted** Discuss



Award: 2

 $P,\,Q,\,$  and R are the decimal integers corresponding to the 4-bit binary number 1100 considered in signed magnitude, 1's complement, and 2's complement representations, respectively. The 6-bit 2's complement representation of (P+Q+R) is \_\_\_\_\_.

- A. 110101
- B. 110010
- C. 111101
- D. 111001

Q #13

**Multiple Select Type** 



**Digital Logic** 

The circuit below uses two 2-to-4 decoders, and inverter, and an OR gate to implement a function F(X,Y,Z). X is the most significant bit.

Penalty: 0



F(X, Y, Z) can be expressed as (Encircle all that applies):

- A.  $\sum m(0, 3, 4, 6)$
- B.  $\sum \mathrm{m}(0,2,4,7)$
- C.  $\prod M(1, 3, 5, 6)$
- D.  $\prod M(1, 2, 5, 7)$



A demultiplexer can be implemented using a decoder circuit.

For example, the 2-to-4 decoder can be used as a 1-to-4 demultiplexer. Which input of decoder serves as the data input for the demultiplexer?

| $\operatorname{En}$ | $w_1$ | $w_0$                 | $y_0$ | $y_1$ | $y_2$ | $y_3$ |
|---------------------|-------|-----------------------|-------|-------|-------|-------|
| 1                   | 0     | 0                     | 1     | 0     | 0     | 0     |
| 1                   | 0     | 1                     | 0     | 1     | 0     | 0     |
| 1                   | 1     | 0                     | 0     | 0     | 1     | 0     |
| 1                   | 1     | 1                     | 0     | 0     | 0     | 1     |
| 0                   | ×     | 0<br>1<br>0<br>1<br>× | 0     | 0     | 0     | 0     |

(a) Truth Table of Decoder

https://gateoverflow.in/quiz/results.php 5/12



## (b) Graphical symbol

- A.  $w_0$
- B.  $\mathbf{E}_n$
- C.  $w_1$
- D. We can not implement a demultiplexer using a decoder.

Your Answer: Correct Answer: B Not Attempted Time taken: 00min 00sec Discuss

Q #15 Multiple Choice Type Award: 2 Penalty: 0.67 Digital Logic

If  $(1235)_x = (3033)_y$ , where x and y indicate the bases of the corresponding numbers, then

- A. x = 7 and y = 5
- B.  $x\,=\,8$  and  $y\,=\,6$
- $\mathsf{C.}\ x \,=\, 6\ \mathsf{and}\ y \,=\, 4$
- D.  $x\,=\,9$  and  $y\,=\,7$

Your Answer: Correct Answer: B Not Attempted Time taken: 00min 00sec Discuss

Q #16 Multiple Choice Type Award: 2 Penalty: 0.67 Digital Logic

A function of Boolean variables X,Y and Z is expressed in terms of the min-terms as

$$F(X,Y,Z) = \Sigma(1,2,5,6,7)$$

Which one of the product of sums given below is equal to the function F(X, Y, Z)?

- A.  $(\overline{X} + \overline{Y} + \overline{Z}) \cdot (\overline{X} + Y + Z) \cdot (X + \overline{Y} + \overline{Z})$
- B.  $(X+Y+Z)\cdot (X+\overline{Y}+\overline{Z})\cdot (\overline{X}+Y+Z)$
- $\mathsf{C}.\ (\overline{X}+\overline{Y}+Z)\cdot(\overline{X}+Y+\overline{Z})\cdot(X+\overline{Y}+Z)\cdot(X+Y+\overline{Z})\cdot(X+Y+Z)$
- D.  $(X+Y+\overline{Z})\cdot(\overline{X}+Y+Z)\cdot(\overline{X}+Y+\overline{Z})\cdot(\overline{X}+\overline{Y}+Z)\cdot(\overline{X}+\overline{Y}+\overline{Z})$

Your Answer: Correct Answer: B Not Attempted Time taken: 00min 00sec Discuss

Q #17 Multiple Choice Type Award: 2 Penalty: 0.67 Digital Logic

The combinatorial circuit shown below takes three 1-bit inputs: A, B, and C, and produces one 1-bit output. The relationship between the inputs and the output is shown below as a truth table. The circuit contains two identical, unknown gates X.



| A | В | C | Out |
|---|---|---|-----|
| 0 | 0 | 0 | 0   |
| 0 | 0 | 1 | 1   |
| 0 | 1 | 0 | 1   |
| 0 | 1 | 1 | 0   |
| 1 | 0 | 0 | 0   |
| 1 | 0 | 1 | 0   |
| 1 | 1 | 0 | 0   |
| 1 | 1 | 1 | 0   |

What is gate X?

- A. AND
- B. XNOR
- C. NAND
- D. XOR

Your Answer: Correct Answer: D Not Attempted Time taken: 00min 00sec Discuss

Q #18 Multiple Choice Type Award: 2 Penalty: 0.67 Digital Logic

A logic circuit implements the boolean function  $F=\overline{X}\cdot Y+X\cdot \overline{Y}\cdot \overline{Z}$ . It is found that the input combination X=Y=1 can never occur. Taking this into account, a simplified expression for F is given by

- A.  $\overline{X} + \overline{Y} \cdot \overline{Z}$
- B. X+Z
- $\mathsf{C.}\ X + Y$
- D.  $Y+X\cdot\overline{Z}$

Your Answer: Correct Answer: D Not Attempted Time taken: 00min 00sec Discuss

Q #19 Multiple Select Type Award: 2 Penalty: 0 Digital Logic

Consider a Boolean gate (D) where the output Y is related to the inputs A and B as,  $Y = A + \overline{B}$ , where + denotes logical OR operation. The Boolean inputs O' and O' are also available separately. Using instances of only D gates and inputs O' and O' and O' are considered as O' and O' and O' and O' are considered as O' and O' and O' and O' are considered as O' and O' and O' and O' and O' and O' and O' are considered as O' and O' and O' and O' are considered as O' and O' are considered as O' and O' and O' and O' are considered as O' and O' and O' and O' and O' and O' are considered as O' and O' are considered as O' and O' are considered as O' and O' and O' are considered as O' and O' are considered as O' and O' are considered as O' and O' and O' are considered as O' and O' and O' are considered as O' and O' are considered as O' and O' and O' are considered as O' and O' and O' are considered as O' and O' are considered as O' and O' and O' are considered as O' and O' and O' are considered as O' and O' are considered as

- A. NAND logic can be implemented
- B. OR logic cannot be implemented
- C. NOR logic can be implemented
- D. AND logic cannot be implemented

Your Answer: Correct Answer: A;C Not Attempted Time taken: 00min 00sec Discuss

Q #20 Multiple Choice Type Award: 2 Penalty: 0.67 Digital Logic

Assuming that all flip-flops are in reset condition initially, the count sequence observed at  $\mathbf{Q}_{A}$  in the circuit shown is



A. 0010111...

B. 0001011...

C. 0101111...

D. 0110100...

Your Answer: Correct Answer: D Not Attempted Time taken: 00min 00sec Discuss

Q #21 Multiple Choice Type Award: 2 Penalty: 0.67 Digital Logic

The Boolean function realized by the logic circuit shown is



A.  $\mathrm{F} = \Sigma_m(0,1,3,5,9,10.14)$ 

B.  $ext{F} = \Sigma_m(2,3,5,7,8,12,13)$ 

C.  $\mathrm{F} = \Sigma_m(1,2,4,5,11,14,15)$ 

D.  $ext{F} = \Sigma_m(2,3,5,7,8,9,12)$ 

Your Answer: Correct Answer: D Not Attempted Time taken: 00min 00sec Discuss

Q #22 Multiple Choice Type Award: 2 Penalty: 0.67 Digital Logic

In the circuit diagram shown below, the logic gates operate with a supply voltage of  $1~\rm V$ . NAND and XNOR have  $200~\rm ps$  and  $400~\rm ps$  input-to-output delay, respectively.

At time t = T, A(t) = 0, B(t) = 1 and Z(t) = 0. When the inputs are changed to A(t) = 1, B(t) = 0 at t = 2T, a 1 V pulse is observed at Z. The pulse width of the 1 V pulse is \_\_\_\_\_ ps.



- A. 100
- B. 200
- C. 400
- D. 600

Your Answer: Correct Answer: B Not Attempted Time taken: 00min 00sec Discuss



An synchronous finite state machine (FSM) with input "A" has the function described in the following state diagram and is to be implemented using two synchronously clocked D-Type flip-flops  $D_1, D_2$  as the state registers.



The Flip-Flop outputs are  $\{Q_2,Q_1\}$  where  $Q_1,Q_2$  are output of  $D_1,D_2$  respectively and  $Q_1$  represents the least significant bit of the FSM output.

Then which of the following is true?

- $\mathsf{A.\,D}_1=\mathsf{A,D}_2=\mathsf{Q}_1$
- $\text{B.}\ D_1=Q_2, D_2=A$
- $\mathsf{C.\,D}_1 = \mathrm{Q}_2, \mathrm{D}_2 = \mathrm{Q}_1 \oplus \mathrm{A}$
- D. None of the above





The following binary values were applied to the X and Y inputs of the NAND latch shown in the figure in the sequence indicated below:

$$X = 0, Y = 1;$$
  $X = 0, Y = 0;$   $X = 1, Y = 1.$ 

The corresponding stable P, Q outputs will be



$$\begin{array}{lll} \text{A. } P=1, Q=0; & P=1, Q=0; & P=1, Q=0 \text{ or } P=0, Q=1 \\ \text{B. } P=1, Q=0; & P=0, Q=1 \text{ or } P=0, Q=1; & P=0, Q=1 \\ \text{C. } P=1, Q=0; & P=1, Q=1; & P=1, Q=0 \text{ or } P=0, Q=1 \\ \text{D. } P=1, Q=0; & P=1, Q=1; & P=1, Q=1 \end{array}$$

Your Answer: C Not Attempted Time taken: 00min 00sec Discuss

Q #25 Multiple Choice Type Award: 2 Penalty: 0.67 Digital Logic

For the circuit shown, the counter state  $(Q_1Q_0)$  follows the sequence



A.  $00, 01, 10, 11, 00, \dots$ 

B.  $00, 01, 10, 00, 01, \dots$ 

C. 00, 01, 11, 00, 01, . . .

D.  $00, 10, 11, 00, 10, \dots$ 

Your Answer: Correct Answer: B Not Attempted Time taken: 00min 00sec Discuss

**Q #26** Multiple Choice Type Award: 2 Penalty: 0.67 Digital Logic

Match the Boolean expression with its minimal realization

|   | Boolean expression                                                                                                                                                                                                                    |              | Minimal realization                                                  |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------------|
| Р | $\overline{\mathbf{X}} \ \overline{\mathbf{Y}} \ \overline{\mathbf{Z}} + \overline{\mathbf{X}} \ \mathbf{Y} \ \overline{\mathbf{Z}} + \overline{\mathbf{X}} \mathbf{Y} \ \mathbf{Z}$                                                  | K            | X(Y+Z)                                                               |
| Q | $XYZ + X\overline{Y}Z + XY\overline{Z}$                                                                                                                                                                                               | L            | $\overline{\overline{\mathrm{X}}}(\mathrm{Y}+\overline{\mathrm{Z}})$ |
| R | $XY + XYZ + XY\overline{Z} + \overline{X}YZ$                                                                                                                                                                                          | $\mathbf{M}$ | Z                                                                    |
| S | $\overline{\overline{\mathbf{X}}} \ \overline{\overline{\mathbf{Y}}} \mathbf{Z} + \overline{\overline{\mathbf{X}}} \mathbf{Y} \mathbf{Z} + \mathbf{X} \overline{\overline{\mathbf{Y}}} \mathbf{Z} + \mathbf{X} \mathbf{Y} \mathbf{Z}$ | N            | Y(X+Z)                                                               |

A. P-K, Q-L, R-N, S-M

 $\mathsf{B.\ P-L,\ Q-K,\ R-N,\ S-M}$ 

C. P-L, Q-N, R-M, S-K

 $\mathsf{D.}\ \mathsf{P-M},\ \mathsf{Q-K},\ \mathsf{R-L},\ \mathsf{S-N}$ 

Your Answer: Correct Answer: B Not Attempted Time taken: 00min 00sec Discuss

Q #27 Multiple Choice Type Award: 2 Penalty: 0.67 Digital Logic

In the circuit shown below, Y is a 2-bit  $(Y_1Y_0)$  output of the combinational logic. What is the maximum value of Y for any given digital inputs,  $A_1A_0$  and  $B_1$   $B_0$ ?

https://gateoverflow.in/quiz/results.php 10/12



A. 01

B. 10

C. 00

D. 11

Your Answer: Correct Answer: A Not Attempted Time taken: 00min 00sec Discuss

Q #28 Multiple Choice Type Award: 2 Penalty: 0.67 Digital Logic

Input bits X and Y are added by using the combinational logic as shown below. S represents the sum of the two bits. For a correct implementation of the sum, the signals  $D_0, D_1, D_2, D_3$  are, respectively.



A. 1, 0, 0, 1

B. 0, 1, 0, 1

 $\mathsf{C.}\ 1,0,1,1$ 

D. 0, 1, 1, 0

Your Answer: Correct Answer: A Not Attempted Time taken: 00min 00sec Discuss

Q #29 Multiple Choice Type Award: 2 Penalty: 0.67 Digital Logic

Let  $b_q b_{q-1} \dots b_0$  be the binary representation of integer b. The integer a is a divisor of b if and only if

A.  $b_1=b_0=1$ 

B. The sum of the binary digits  $b_i$  is divisible by 3.

C. The alternating sum  $b_0-b_1+b_2-\ldots$  is zero.

D. The alternating sum  $b_0-b_1+b_2-\ldots$  is divisible by 3.

Your Answer: Correct Answer: D Not Attempted Time taken: 00min 00sec Discuss

Q #30 Multiple Choice Type Award: 2 Penalty: 0.67 Digital Logic

The propagation delays of the XOR gate, AND gate and multiplexer (MUX) in the circuit shown in the figure are  $4~\mathrm{ns}, 2~\mathrm{ns}$  and  $1~\mathrm{ns}$ , respectively.



If all the inputs  $P, Q, R, S \ \mathrm{and} \ T$  are applied simultaneously and held constant, the maximum propagation delay of the circuit is

- A. 3 ns
- B.5 ns
- $\mathsf{C.}\ 6\ \mathrm{ns}$
- D. 7 ns

Your Answer: C Not Attempted Time taken: 00min 00sec Discuss

Copyright & Stuff